

# ADC122S706 Dual 12-Bit, 500 kSPS to 1 MSPS, Simultaneous Sampling A/D Converter

## **General Description**

The ADC122S706 is a dual 12-bit, 500 kSPS to 1 MSPS simultaneous sampling Analog-to-Digital (A/D) converter. The analog inputs on both channels are sampled simultaneously to preserve their relative phase information to each other. The converter is based on a successive-approximation register architecture where the differential nature of the analog inputs is maintained from the internal track-and-hold circuits throughout the A/D converter to provide excellent commonmode signal rejection. The ADC122S706 features an external reference that can be varied from 1.0V to  $\mbox{V}_{\Delta}$ .

The ADC122S706 offers dual high-speed serial data outputs that are binary 2's complement and are compatible with several standards, such as  $\mathsf{SPI^{TM}}$ ,  $\mathsf{QSPI^{TM}}$ ,  $\mathsf{MICROWIRE^{TM}}$ , and many common DSP serial interfaces. Channel A's conversion result is outputted on  $\mathsf{D}_{\mathsf{OUTA}}$  while Channel B's conversion result is outputted on  $\mathsf{D}_{\mathsf{OUTB}}$ . This feature makes the ADC122S706 an excellent replacement for systems using two distinct ADCs in a simultaneous sampling application. The serial clock (SCLK) and chip select bar  $(\overline{\mathsf{CS}})$  are shared by both channels. For lower power consumption, a single serial data output mode is externally selectable.

The ADC122S706 may be operated with independent analog ( $V_A$ ) and digital ( $V_D$ ) supplies.  $V_A$  can range from 4.5V to 5.5V and  $V_D$  can range from 2.7V to  $V_A$ . With the ADC122S706 operating with a  $V_A$  of 5V and a  $V_D$  of 3V, the power consumption at 1 MSPS is typically 25 mW. Operating in power-down mode, the power consumption of the ADC122S706 decreases to 3  $\mu$ W. The differential input, low power consumption, and small size make the ADC122S706 ideal for direct connection to sensors in motor control applications.

Operation is guaranteed over the industrial temperature range of –40°C to +105°C and clock rates of 8 MHz to 16 MHz. The ADC122S706 is available in a 14-lead TSSOP package.

#### **Features**

- True Simultaneous Sampling Differential Inputs
- Guaranteed performance from 500 kSPS to 1 MSPS
- External Reference
- Wide Input Common-Mode Voltage Range
- Single or Dual High-Speed Serial Data Outputs
- Operating Temperature Range of -40°C to +105°C
- SPI™/QSPI™/MICROWIRE™/DSP compatible Serial Interface

## **Key Specifications**

| Conversion Rate | 500 kSPS to 1 MSPS |
|-----------------|--------------------|
| INL             | ±1 LSB (max)       |
| DNL             | ±0.95 LSB (max)    |
| SNR             | 71 dBc (min)       |
| THD             | -72 dBc (min)      |
| ENOB            | 11.25 bits (min)   |

- Power Consumption at 1 MSPS

## **Applications**

- Motor Control
- Power Meters/Monitors
- Multi-Axis Positioning Systems
- Instrumentation and Control Systems
- Data Acquisition Systems
- Medical Instruments
- Direct Sensor Interface

## **Connection Diagram**



TRI-STATE® is a trademark of National Semiconductor Corporation.

MICROWIRE™ is a trademark of National Semiconductor Corporation

QSPI™ and SPI™ are trademarks of Motorola, Inc.

## **Ordering Information**

| Order Code Temperature Range Description |                 | Description                                   | Top Mark |
|------------------------------------------|-----------------|-----------------------------------------------|----------|
| ADC122S706CIMT                           | -40°C to +105°C | 14-Lead TSSOP Package, 1000 Units Tape & Reel | 2S706    |
| ADC122S706CIMTX                          | -40°C to +105°C | 14-Lead TSSOP Package, 3500 Units Tape & Reel | 2S706    |
| ADC122S706EB                             |                 | Evaluation Board                              |          |

## **Block Diagram**



## **Pin Descriptions and Equivalent Circuits**

| Pin No. Symbol |                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|----------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1              | $V_{REF}$         | Voltage Reference Input. A voltage reference between 1V and $V_A$ must be applied to this input. $V_{REF}$ must be decoupled to GND with a minimum ceramic capacitor value of 0.1 $\mu F$ . A bulk capacitor value of 1.0 $\mu F$ to 10 $\mu F$ in parallel with the 0.1 $\mu F$ is recommended for enhanced performance.                                                                                                                                       |  |  |
| 2 CHA+         |                   | Non-Inverting Input for Channel A. CHA+ is the positive analog input for the differential signal applied to Channel A.                                                                                                                                                                                                                                                                                                                                          |  |  |
| 3              | CHA-              | Inverting Input for Channel A. CHA- is the negative analog input for the differential signa applied to Channel A.                                                                                                                                                                                                                                                                                                                                               |  |  |
| 4              | GND               | Ground. GND is the ground reference point for all signals applied to the ADC122S706.                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 5              | CHB-              | Inverting Input for Channel B. CHB- is the negative analog input for the differential signal applied to Channel B.                                                                                                                                                                                                                                                                                                                                              |  |  |
| 6              | CHB+              | Non-Inverting Input for Channel B. CHB+ is the positive analog input for the differential signal applied to Channel B.                                                                                                                                                                                                                                                                                                                                          |  |  |
| 7              | V <sub>A</sub>    | Analog Power Supply input. A voltage source between 4.5V and 5.5V must be applied to this input. $V_A$ must be decoupled to GND with a ceramic capacitor value of 0.1 $\mu$ F in parallel with a bulk capacitor value of 1.0 $\mu$ F to 10 $\mu$ F.                                                                                                                                                                                                             |  |  |
| 8              | DUAL              | Applying a logic high to this pin causes the conversion result of Channel A to be output on D <sub>OUTA</sub> and the conversion result of Channel B to be output on D <sub>OUTB</sub> . Grounding this pin causes the conversion result of Channel A and B to be output on D <sub>OUTA</sub> , with the result of Channel A being output first. D <sub>OUTB</sub> is in a high impedance state when DUAL is grounded.                                          |  |  |
| 9              | GND               | Ground. GND is the ground reference point for all signals applied to the ADC122S706.                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 10             | V <sub>D</sub>    | Digital Power Supply input. A voltage source between 2.7V and $V_A$ must be applied to this input. $V_D$ must be decoupled to GND with a ceramic capacitor value of 0.1 $\mu$ F in parallel with a bulk capacitor value of 1.0 $\mu$ F to 10 $\mu$ F.                                                                                                                                                                                                           |  |  |
| 11             | D <sub>OUTA</sub> | Serial Data Output for Channel A. With DUAL at a logic high state, the conversion result for Channel A is provided on D <sub>OUTA</sub> . The serial data output word is comprised of 4 null bits and 12 data bits (MSB first). During a conversion, the data is outputted on the falling edges of SCLK and is generally valid on the rising edges. With DUAL at a logic low state the conversion result of Channel A and B is outputted on D <sub>OUTA</sub> . |  |  |
| 12             | D <sub>OUТВ</sub> | Serial Data Output for Channel B. With DUAL at a logic high state, the conversion result for Channel B is provided on D <sub>OUTB</sub> . The serial data output word is comprised of 4 null bits and 12 data bits (MSB first). During a conversion, the data is outputted on the falling edges of SCLK and is generally valid on the rising edges. With DUAL at a logic low state D <sub>OUTB</sub> is in a high impedance state.                              |  |  |
| 13             | SCLK              | Serial Clock. SCLK is used to control data transfer and serves as the conversion clock.                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 14             | <del>CS</del>     | Chip Select Bar. $\overline{CS}$ is active low. The ADC122S706 is in Normal Mode when $\overline{CS}$ is LOW and Power-Down Mode when $\overline{CS}$ is HIGH. A conversion begins on the fall of $\overline{CS}$ .                                                                                                                                                                                                                                             |  |  |

### **Absolute Maximum Ratings** (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Analog Supply Voltage  $V_A$  -0.3V to 6.5V Digital Supply Voltage  $V_D$  -0.3V to  $(V_A + 0.3V)$  max 6.5V Voltage on Any Pin to GND -0.3V to  $(V_A + 0.3V)$  Input Current at Any Pin (Note 3)  $\pm 10$  mA Package Input Current (Note 3)  $\pm 50$  mA Power Consumption at  $T_A = 25^{\circ}$ C See (Note 4)

ESD Susceptibility (Note 5)
Human Body Model 2500V
Machine Model 250V
Charge Device Model 1000V
Junction Temperature +150°C
Storage Temperature -65°C to +150°C

#### Operating Ratings (Notes 1, 2)

## **Package Thermal Resistance**

| Package       | $\theta_{JA}$ |
|---------------|---------------|
| 14-lead TSSOP | 121°C / W     |

Soldering process must comply with National Semiconductor's Reflow Temperature Profile specifications. Refer to www.national.com/packaging. (Note 6)

#### **ADC122S706 Converter Electrical Characteristics** (Note 8)

The following specifications apply for  $V_A = +4.5V$  to 5.5V,  $V_D = +2.7V$  to  $V_A$ ,  $V_{REF} = 2.5V$ ,  $f_{SCLK} = 8$  to 16 MHz, DUAL =  $V_D$ ,  $f_{IN} = 100$  kHz,  $C_L = 25$  pF, unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}**; all other limits are at  $T_A = 25^{\circ}C$ .

| Symbol           | Parameter                             | Condition                                | s                                    | Typical | Limits            | Units<br>(Note 7) |
|------------------|---------------------------------------|------------------------------------------|--------------------------------------|---------|-------------------|-------------------|
| STATIC C         | ONVERTER CHARACTERISTICS              |                                          |                                      |         |                   |                   |
|                  | Resolution with No Missing Codes      |                                          |                                      |         | 12                | Bits              |
| INL              | Integral Non-Linearity                |                                          |                                      | ±0.5    | ±1                | LSB (max)         |
| IINL             | Integral Non-Linearity Matching       |                                          |                                      | 0.02    |                   | LSB               |
| DNL              | Differential Non-Linearity            |                                          |                                      | ±0.4    | ±0.95             | LSB (max)         |
| DINL             | Differential Non-Linearity Matching   |                                          |                                      | 0.02    |                   | LSB               |
| OE               | Offset Error                          |                                          |                                      | 0.2     | ±3                | LSB (max)         |
| OL               | Offset Error Matching                 |                                          |                                      | 0.1     |                   | LSB               |
|                  | Positive Gain Error                   |                                          |                                      | -2      | ±5                | LSB (max)         |
| GE               | Positive Gain Error Matching          |                                          |                                      | 0.2     |                   | LSB               |
| GL               | Negative Gain Error                   |                                          |                                      | 3       | ±8                | LSB (max)         |
|                  | Negative Gain Error Matching          |                                          |                                      | 0.2     |                   | LSB               |
| DYNAMIC          | CONVERTER CHARACTERISTICS             |                                          |                                      |         |                   |                   |
| SINAD            | Signal-to-Noise Plus Distortion Ratio | f <sub>IN</sub> = 100 kHz, -0.1 dBF      | f <sub>IN</sub> = 100 kHz, -0.1 dBFS |         | 69.5              | dBc (min)         |
| SNR              | Signal-to-Noise Ratio                 | f <sub>IN</sub> = 100 kHz, -0.1 dBF      | f <sub>IN</sub> = 100 kHz, -0.1 dBFS |         | 71                | dBc (min)         |
| THD              | Total Harmonic Distortion             | f <sub>IN</sub> = 100 kHz, -0.1 dBF      | S                                    | -83     | -72               | dBc (max)         |
| SFDR             | Spurious-Free Dynamic Range           | f <sub>IN</sub> = 100 kHz, -0.1 dBF      | S                                    | 84      | 72                | dBc (min)         |
| ENOB             | Effective Number of Bits              | f <sub>IN</sub> = 100 kHz, -0.1 dBF      | S                                    | 11.8    | 11.25             | bits (min)        |
| EDDIA!           | 0.105.110                             | Output at 70.7%FS with                   | Differential                         | 26      |                   | MHz               |
| FPBW             | -3 dB Full Power Bandwidth            | FS Input                                 | Single-Ended<br>Input                | 22      |                   | MHz               |
| ISOL             | Channel-to-Channel Isolation          | f <sub>IN</sub> < 1 MHz                  |                                      | -90     |                   | dBc               |
| ANALOG           | INPUT CHARACTERISTICS                 | •                                        |                                      |         |                   | •                 |
| V <sub>IN</sub>  | Differential Input Range              |                                          |                                      |         | -V <sub>REF</sub> | V (min)           |
| * IN             | Differential Input Hange              |                                          |                                      |         | +V <sub>REF</sub> | V (max)           |
| I <sub>DCL</sub> | DC Leakage Current                    | $V_{IN} = V_{REF}$ or $V_{IN} = -V_{RE}$ | F                                    |         | ±1                | μA (max)          |
| <u> </u>         | Input Capacitance                     | In Track Mode                            |                                      | 20      |                   | pF                |
| C <sub>INA</sub> |                                       | In Hold Mode                             |                                      | 3       |                   | pF                |

| Symbol                            | Parameter                                                                  | Conditions                                                                                                                         | Typical        | Limits               | <b>Units</b> (Note 7) |
|-----------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|-----------------------|
| CMRR                              | Common Mode Rejection Ratio                                                | See the Specification Definitions for the test condition                                                                           | -90            |                      | dB                    |
| V                                 | Reference Voltage Range                                                    |                                                                                                                                    |                | 1.0                  | V (min)               |
| V <sub>REF</sub>                  | Reference Voltage Range                                                    |                                                                                                                                    |                | V <sub>A</sub>       | V (max)               |
|                                   | NPUT CHARACTERISTICS                                                       |                                                                                                                                    |                |                      |                       |
| / <sub>IH</sub>                   | Input High Voltage                                                         |                                                                                                                                    |                | 2.4                  | V (min)               |
| 'IL                               | Input Low Voltage                                                          |                                                                                                                                    |                | 0.8                  | V (max)               |
| N                                 | Input Current (Note 11)                                                    | $V_{IN} = 0V \text{ or } V_A$                                                                                                      |                | ±1                   | μA (max)              |
| IND                               | Input Capacitance                                                          |                                                                                                                                    | 2              | 4                    | pF (max)              |
| IGITAL C                          | DUTPUT CHARACTERISTICS                                                     |                                                                                                                                    |                |                      |                       |
| <b>′</b><br>ОН                    | Output High Voltage                                                        | I <sub>SOURCE</sub> = 200 μA                                                                                                       | $V_{D} - 0.02$ | V <sub>D</sub> – 0.2 | V (min)               |
| ОН                                | - Caspat Fight Voltage                                                     | I <sub>SOURCE</sub> = 1 mA                                                                                                         | $V_{D} - 0.09$ |                      | V                     |
| OL                                | Output Low Voltage                                                         | I <sub>SINK</sub> = 200 μA                                                                                                         | 0.01           | 0.4                  | V (max)               |
| OL .                              | - Carpat Low Voltago                                                       | I <sub>SINK</sub> = 1 mA                                                                                                           | 0.08           |                      | V                     |
| <sub>DZH</sub> , I <sub>OZL</sub> | TRI-STATE Leakage Current                                                  | Force 0V or V <sub>A</sub>                                                                                                         |                | ±1                   | μA (max)              |
| OUT                               | TRI-STATE Output Capacitance                                               | Force 0V or V <sub>A</sub>                                                                                                         | 2              | 4                    | pF (max)              |
|                                   | Output Coding                                                              |                                                                                                                                    | Bina           | ary 2'S Comp         | lement                |
| OWER S                            | UPPLY CHARACTERISTICS                                                      | ,                                                                                                                                  |                |                      |                       |
| A                                 | Analog Supply Voltage                                                      |                                                                                                                                    |                | 4.5                  | V (min)               |
| А                                 |                                                                            |                                                                                                                                    |                | 5.5                  | V (max)               |
| ,<br>D                            | Digital Supply Voltage                                                     |                                                                                                                                    |                | 2.7                  | V (min)               |
|                                   |                                                                            |                                                                                                                                    |                | V <sub>A</sub>       | V (max)               |
| (Conv)                            | Analog Supply Current, Continuously Converting (Dual Data Output Mode)     | $\begin{aligned} &f_{SCLK} = 16 \text{ MHz, } f_S = 1 \text{ MSPS, } f_{IN} = 100 \\ &kHz, \ V_A = 5V, \ DUAL = V_D \end{aligned}$ | 3.3            | 4.2                  | mA (max)              |
| <sub>/A</sub> (Conv)              | Analog Supply Current, Continuously Converting (Single Data Output Mode)   | $f_{SCLK} = 16 \text{ MHz}, f_{S} = 500 \text{ kSPS}, f_{IN} = 100 $<br>kHz, $V_{A} = 5V$ , DUAL = 0V                              | 1.8            | 2.9                  | mA (max)              |
|                                   | Digital Supply Current, Continuously<br>Converting (Dual Data Output Mode) | $f_{SCLK}$ = 16 MHz, $f_S$ = 1 MSPS, $f_{IN}$ = 100 kHz, $V_D$ = 5V, DUAL = 5V                                                     | 1.7            | 2.0                  | mA (max)              |
|                                   |                                                                            | $f_{SCLK}$ = 16 MHz, $f_S$ = 1 MSPS, $f_{IN}$ = 100 kHz, $V_D$ = 3V, DUAL = 3V                                                     | 1.0            | 1.3                  | mA (max)              |
| <sub>VD</sub> (Conv)              | Digital Supply Current, Continuously                                       | $f_{SCLK} = 16 \text{ MHz}, f_S = 500 \text{ kSPS}, f_{IN} = 100 \text{ kHz}, V_D = 5V, DUAL = 0V$                                 | 0.9            | 1.2                  | mA (max)              |
|                                   | Converting (Single Data Output Mode)                                       | $f_{SCLK} = 16 \text{ MHz}, f_S = 500 \text{ kSPS}, f_{IN} = 100 \text{ kHz}, V_D = 3V, DUAL = 0V$                                 | 0.6            | 0.7                  | mA (max)              |
| VREF                              | Reference Current, Continuously<br>Converting (Dual Data Output Mode)      | $f_{SCLK}$ = 16 MHz, $f_S$ = 1 MSPS, $V_{REF}$ = 2.5V, DUAL = $V_D$                                                                | 90             | 105                  | μA (max)              |
| Conv)                             | Reference Current, Continuously<br>Converting (Single Data Output Mode)    | $f_{SCLK}$ = 16 MHz, $f_{S}$ = 500 kSPS, $V_{REF}$ = 2.5V, DUAL = 0V                                                               | 45             | 60                   | μA (max)              |
| (DD)                              | Analog Supply Current, Power Down                                          | f <sub>SCLK</sub> = 16 MHz, V <sub>A</sub> = 5.0V                                                                                  | 10             |                      | μΑ                    |
| <sub>/A</sub> (PD)                | Mode (CS high)                                                             | f <sub>SCLK</sub> = 0, V <sub>A</sub> = 5.0V (Note 8)                                                                              | 0.5            | 1                    | μA (max)              |
| (DD)                              | Digital Supply Current, Power Down                                         | f <sub>SCLK</sub> = 16 MHz, V <sub>D</sub> = 5.0V                                                                                  | 10             |                      | μA                    |
| <sub>/D</sub> (PD)                | Mode (CS high)                                                             | f <sub>SCLK</sub> = 0 (Note 8)                                                                                                     | 0.1            | 0.2                  | μA (max)              |
|                                   | Reference Current, Power Down Mode                                         | f <sub>SCLK</sub> = 16 MHz                                                                                                         | 0.05           |                      | μA                    |
| <sub>/REF</sub> (PD)              | (CS high)                                                                  | f <sub>SCLK</sub> = 0 (Note 8)                                                                                                     | 0.05           | 0.1                  | μA (max)              |

| Symbol            | Parameter                                                               | Conditions                                                                                                                                                                                                   | Typical | Limits | Units<br>(Note 7) |
|-------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-------------------|
|                   | Power Consumption, Continuously<br>Converting (Dual Data Output Mode)   | $\begin{split} &f_{SCLK}=16 \text{ MHz, } f_S=1 \text{ MSPS, } f_{IN}=100 \\ &k\text{Hz, } V_{A}=V_{D}=5\text{V, } V_{REF}=2.5\text{V, DUAL} \\ &=V_{D} \end{split}$                                         | 25      | 31.3   | mW (max)          |
| PWR               |                                                                         | $\begin{split} &f_{SCLK}=16\text{ MHz, }f_S=1\text{ MSPS, }f_{IN}=100\\ &k\text{Hz, }V_A=5\text{V, }V_D=3\text{V, }V_{REF}=2.5\text{V,}\\ &D\text{UAL}=V_D \end{split}$                                      | 20      | 25.2   | mW (max)          |
| (Conv)            | Power Consumption, Continuously<br>Converting (Single Data Output Mode) | $\begin{split} &f_{SCLK} = 16 \text{ MHz, } f_{S} = 500 \text{ kSPS, } f_{IN} = 100 \\ &\text{kHz, } V_{A} = V_{D} = 5\text{V, } V_{REF} = 2.5\text{V, DUAL} \\ &= 0\text{V} \end{split}$                    | 13.6    | 20.6   | mW (max)          |
|                   |                                                                         | $\begin{split} &f_{SCLK} = 16 \text{ MHz, } f_{S} = 500 \text{ kSPS, } f_{IN} = 100 \\ &\text{kHz, } V_{A} = 5\text{V, } V_{D} = 3\text{V, } V_{REF} = 2.5\text{V,} \\ &\text{DUAL} = 0\text{V} \end{split}$ | 10.9    | 16.8   | mW (max)          |
| PWR               | Power Consumption, Power Down Mode (CS high)                            | $f_{SCLK} = 16 \text{ MHz}, V_A = V_D = 5.0V, V_{REF} = 2.5V$                                                                                                                                                | 100     |        | μW                |
| (PD)              |                                                                         | $f_{SCLK} = 0, V_A = V_D = 5.0V, V_{REF} = 2.5V$                                                                                                                                                             | 3.1     | 6.5    | μW (max)          |
| PSRR              | Power Supply Rejection Ratio                                            | See the Specification Definitions for the test condition                                                                                                                                                     | -85     |        | dB                |
| AC ELEC           | TRICAL CHARACTERISTICS                                                  | •                                                                                                                                                                                                            |         |        |                   |
| f <sub>SCLK</sub> | Maximum Clock Frequency                                                 |                                                                                                                                                                                                              | 20      | 16     | MHz (min)         |
| f <sub>SCLK</sub> | Minimum Clock Frequency                                                 |                                                                                                                                                                                                              | 0.8     | 8      | MHz (max)         |
| f <sub>S</sub>    | Maximum Sample Rate                                                     |                                                                                                                                                                                                              | 1.25    | 1      | MSPS (min)        |
| t <sub>ACQ</sub>  | Track/Hold Acquisition Time                                             |                                                                                                                                                                                                              |         | 3      | SCLK cycles       |
| t <sub>CONV</sub> | Conversion Time                                                         |                                                                                                                                                                                                              |         | 12     | SCLK cycles       |
| $t_{AD}$          | Aperture Delay                                                          |                                                                                                                                                                                                              | 6       |        | ns                |

### **ADC122S706 Timing Specifications** (Note 8)

The following specifications apply for  $V_A = +4.5 \text{V}$  to 5.5V,  $V_D = +2.7 \text{V}$  to  $V_A$ ,  $V_{REF} = 2.5 \text{V}$ ,  $f_{SCLK} = 8 \text{ MHz}$  to 16 MHz,  $C_L = 25 \text{ pF}$ , unless otherwise noted. **Boldface limits apply for T\_A = T\_{MIN} to T\_{MAX}**: all other limits  $T_A = 25^{\circ}\text{C}$ .

| Symbol            | Parameter                                                                               | Conditions                     | Typical              | Limits                   | Units    |
|-------------------|-----------------------------------------------------------------------------------------|--------------------------------|----------------------|--------------------------|----------|
|                   | l <u> </u>                                                                              | V . 2.7V to 2.6V               | 5                    | 11                       | ns (min) |
|                   |                                                                                         | $V_D = +2.7V \text{ to } 3.6V$ | 1/ f <sub>SCLK</sub> | 1/ f <sub>SCLK</sub> - 3 | ns (max) |
| t <sub>CSSU</sub> | CS Setup Time prior to an SCLK rising edge                                              | V - +4 5V to 5 5V              | 4                    | 7                        | ns (min) |
|                   |                                                                                         | $V_D = +4.5V \text{ to } 5.5V$ | 1/ f <sub>SCLK</sub> | 1/ f <sub>SCLK</sub> - 3 | ns (max) |
| +                 | D. Enable Time ofter the falling edge of $\overline{CS}$                                | $V_D = +2.7V \text{ to } 3.6V$ | 22                   | 39                       | ns (max) |
| t <sub>EN</sub>   | D <sub>OUT</sub> Enable Time after the falling edge of $\overline{\text{CS}}$           | $V_D = +4.5V \text{ to } 5.5V$ | 9                    | 20                       | ns (max) |
| t <sub>DH</sub>   | D <sub>OUT</sub> Hold time after an SCLK Falling edge                                   |                                | 9                    | 6                        | ns (min) |
| +                 | D <sub>OUT</sub> Access time after an SCLK Falling edge                                 | $V_D = +2.7V \text{ to } 3.6V$ | 24                   | 39                       | ns (max) |
| t <sub>DA</sub>   |                                                                                         | $V_D = +4.5V \text{ to } 5.5V$ | 20                   | 26                       | ns (max) |
| t <sub>DIS</sub>  | D <sub>OUT</sub> Disable Time after the rising edge of $\overline{\text{CS}}$ (Note 10) |                                | 10                   | 20                       | ns (max) |
| t <sub>CH</sub>   | SCLK High Time                                                                          |                                |                      | 25                       | ns (min) |
| t <sub>CL</sub>   | SCLK Low Time                                                                           |                                |                      | 25                       | ns (min) |
| t <sub>r</sub>    | D <sub>OUT</sub> Rise Time                                                              |                                | 7                    |                          | ns       |
| t <sub>f</sub>    | D <sub>OUT Fall Time</sub>                                                              |                                | 7                    |                          | ns       |

**Note 1:** Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.

Note 2: All voltages are measured with respect to GND = 0V, unless otherwise specified.

**Note 3:** When the input voltage at any pin exceeds the power supplies (that is,  $V_{IN} < GND$  or  $V_{IN} > V_A$ ), the current at that pin should be limited to 10 mA. The 50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to five.

**Note 4:** The absolute maximum junction temperature ( $T_J$ max) for this device is 150°C. The maximum allowable power dissipation is dictated by  $T_J$ max, the junction-to-ambient thermal resistance ( $\theta_{JA}$ ), and the ambient temperature ( $T_A$ ), and can be calculated using the formula  $P_D$ MAX = ( $T_J$ max -  $T_A$ )/ $\theta_{JA}$ . The values for maximum power dissipation listed above will be reached only when the ADC122S706 is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Such conditions should always be avoided.

**Note 5:** Human body model is a 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor. Machine model is a 220 pF capacitor discharged through 0  $\Omega$ . Charge device model simulates a pin slowly acquiring charge (such as from a device sliding down the feeder in an automated assembler) then rapidly being discharged.

Note 6: Reflow temperature profiles are different for lead-free packages.

Note 7: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 8: Data sheet min/max specification limits are guaranteed by design, test, or statistical analysis.

Note 9: While the maximum sample rate is  $f_{SCLK}/16$ , the actual sample rate may be lower than this by having the  $\overline{CS}$  rate slower than  $f_{SCLK}/16$ .

Note 10: t<sub>DIS</sub> is the time for D<sub>OUT</sub> to change 10%.

Note 11: The digital input pin, DUAL, has a leakage current of  $\pm 5~\mu A$ .

## **Timing Diagrams**



FIGURE 1. ADC122S706 Single Conversion Timing Diagram (DUAL Data Output Mode)



FIGURE 2. ADC122S706 Single Conversion Timing Diagram (SINGLE Data Output Mode)



FIGURE 3. ADC122S706 Continuous Conversion Timing Diagram (DUAL Data Output Mode)



FIGURE 4.  $\mathbf{D}_{\text{OUT}}$  Rise and Fall Times



FIGURE 5.  $\mathbf{D}_{\text{OUT}}$  Hold and Access Times



FIGURE 6. Valid CS Assertion Times



FIGURE 7. Voltage Waveform for t<sub>DIS</sub>

## **Specification Definitions**

**APERTURE DELAY** is the time between the fourth falling edge of SCLK and the time when the input signal is acquired or held for conversion.

**COMMON MODE REJECTION RATIO (CMRR)** is a measure of how well in-phase signals common to both input pins are rejected.

To calculate CMRR, the change in output offset is measured while the common mode input voltage is changed from 2V to 3V

CMRR = 20 LOG (  $\Delta$  Common Input /  $\Delta$  Output Offset)

**CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD – 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

INTEGRAL NON-LINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC122S706 is guaranteed not to have any missing codes.

**NEGATIVE FULL-SCALE ERROR** is the difference between the differential input voltage at which the output code transitions from negative full scale to the next code and  $-V_{\mathsf{REF}} + 0.5$  LSB.

**NEGATIVE GAIN ERROR** is the difference between the negative full-scale error and the offset error.

**OFFSET ERROR** is the difference between the differential input voltage at which the output code transitions from code 000h to 001h and 1/2 LSB.

**POSITIVE FULL-SCALE ERROR** is the difference between the differential input voltage at which the output code transitions to positive full scale and  $V_{\rm REF}$  minus 1.5 LSB.

**POSITIVE GAIN ERROR** is the difference between the positive full-scale error and the offset error.

**POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well a change in supply voltage is rejected. PSRR is calculated from the ratio of the change in offset error for a given change in supply voltage, expressed in dB. For the AD-C122S706,  $V_{\Delta}$  is changed from 4.5V to 5.5V.

PSRR = 20 LOG (
$$\Delta$$
Offset /  $\Delta$ V <sub>$\Delta$</sub> )

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.

SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

SPURIOUS FREE DYNAMIC RANGE (SFDR) is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio of the rms total of the first five harmonic components at the output to the rms level of the input signal frequency as seen at the output, expressed in dB. THD is calculated as

THD= 
$$20 \cdot \log_{10} \sqrt{\frac{{A_{f2}}^2 + \dots + {A_{f6}}^2}{{A_{f1}}^2}}$$

where  $A_{\rm f1}$  is the RMS power of the input frequency at the output and  $A_{\rm f2}$  through  $A_{\rm f6}$  are the RMS power in the first 5 harmonic frequencies.

**THROUGHPUT TIME** is the minimum time required between the start of two successive conversion.













11





DNL vs. TEMPERATURE





SINAD vs. V<sub>A</sub> 80.0 77.5 75.0 SINAD (dB) 72.5 70.0 67.5 65.0 4.50 4.75 5.00 5.25 5.50  $V_A(V)$ 30017133







SINAD vs. SCLK FREQUENCY





SINAD vs. INPUT FREQUENCY

30017141

30017149





13 www.national.com

30017148





3.75
3.50
3.50
3.25
3.00
2.75
4.50
4.75
5.00
5.25
5.50
V<sub>A</sub> (V)











V<sub>D</sub> CURRENT vs. SCLK FREQ





















### **Functional Description**

The ADC122S706 is a dual 12-bit, simultaneous sampling Analog-to-Digital (A/D) converter. The converter is based on a successive-approximation register (SAR) architecture where the differential nature of the analog inputs is maintained from the internal track-and-hold circuits throughout the A/D converter. The analog inputs on both channels are sampled simultaneously to preserve their relative phase information to each other. The architecture and process allow the ADC122S706 to acquire and convert dual analog signals at sample rates up to 1 MSPS while consuming very little power.

The ADC122S706 operates from independent analog and digital supplies. The analog supply  $(V_A)$  can range from 4.5V to 5.5V and the digital supply  $(V_D)$  can range from 2.7V to  $V_A$ . The ADC122S706 utilizes an external reference. The external reference can be any voltage between 1V and  $V_A$ . The value of the reference voltage determines the range of the analog input, while the reference input current depends upon the conversion rate.

Analog inputs are presented at the inputs of Channel A and Channel B. Upon initiation of a conversion, the differential input at these pins is sampled on the internal capacitor array. The inputs are disconnected from the internal circuitry while a conversion is in progress.

The ADC122S706 requires an external clock. The duty cycle of the clock is essentially unimportant, provided the minimum clock high and low times are met. The minimum clock frequency is set by internal capacitor leakage. Each conversion requires 16 SCLK cycles to complete. If less than 12 bits of conversion data are required,  $\overline{\text{CS}}$  can be brought high at any point during the conversion.

The ADC122S706 offers dual high-speed serial data outputs that are binary 2's complement and are compatible with several standards, such as SPI™, QSPI™, MICROWIRE™, and many common DSP serial interfaces. Channel A's conversion result is outputted on DOUTA while Channel B's conversion result is outputted on DOUTB. This feature makes the AD-C122S706 an excellent replacement for systems using two distinct ADCs in a simultaneous sampling application. The serial clock (SCLK) and chip select bar (CS) are shared by both channels. The digital conversion of channel A and B is clocked out by the SCLK input and is provided serially, most significant bit first, at  $D_{OUTA}$  and  $D_{OUTB}$ , respectively. The digital data that is provided at  $D_{OUTA}$  and  $D_{OUTB}$  is that of the conversion currently in progress. With CS held low after the conversion is complete, the ADC122S706 continuously converts the analog inputs. For lower power consumption, a single serial data output mode is externally selectable. This feature makes the ADC122S706 an excellent replacement for two independent ADCs that are part of a daisy chain configuration.

#### 1.0 REFERENCE INPUT

The externally supplied reference voltage sets the analog input range. The ADC122S706 will operate with a reference voltage in the range of 1V to  $V_{\Delta}$ .

Operation with a reference voltage below 1V is also possible with slightly diminished performance. As the reference voltage ( $V_{REF}$ ) is reduced, the range of acceptable analog input voltages is reduced. Assuming a proper common-mode input voltage, the differential peak-to-peak input range is limited to twice  $V_{REF}$ . See Section 2.3 for more details. Reducing the value of  $V_{REF}$  also reduces the size of the least significant bit (LSB). The size of one LSB is equal to twice the reference voltage divided by 4096. When the LSB size goes below the

noise floor of the ADC122S706, the noise will span an increasing number of codes and overall performance will suffer. For example, dynamic signals will have their SNR degrade, while D.C. measurements will have their code uncertainty increase. Since the noise is Gaussian in nature, the effects of this noise can be reduced by averaging the results of a number of consecutive conversions.

Additionally, since offset and gain errors are specified in LSB, any offset and/or gain errors inherent in the A/D converter will increase in terms of LSB size as the reference voltage is reduced.

The reference input and the analog inputs are connected to the capacitor array through a switch matrix when the input is sampled. Hence, the current requirements at the reference and at the analog inputs are a series of transient spikes that occur at a frequency dependent on the operating sample rate of the ADC122S706.

The reference current changes only slightly with temperature. See the curves, "Reference Current vs. SCLK Frequency" and "Reference Current vs. Temperature" in the Typical Performance Curves section for additional details.

#### 2.0 ANALOG SIGNAL INPUTS

The ADC122S706 has dual differential inputs where the effective input voltage that is digitized is CHA+ minus CHA-(DIFFINA) and CHB+ minus CHB- (DIFFINB). As is the case with all differential input A/D converters, operation with a fully differential input signal or voltage will provide better performance than with a single-ended input. However, the ADC122S706 can be presented with a single-ended input.

The current required to recharge the input sampling capacitor will cause voltage spikes at the + and - inputs. Do not try to filter out these noise spikes. Rather, ensure that the transient settles out during the acquisition period (three SCLK cycles after the fall of  $\overline{CS}$ ).

#### 2.1 Differential Input Operation

With a fully differential input voltage or signal, a positive full scale output code (0111 1111 1111b or 7FFh) will be obtained when DIFFINA or DIFFINB is greater than or equal to  $V_{\rm REF}-1.5$  LSB. A negative full scale code (1000 0000 0000b or 800h) will be obtained when DIFFINA or DIFFINB is greater than or equal to  $-V_{\rm REF}+0.5$  LSB. This ignores gain, offset and linearity errors, which will affect the exact differential input voltage that will determine any given output code. Figure 8 shows the ADC122S706 being driven by a full-scale differential source.



FIGURE 8. Differential Input

#### 2.2 Single-Ended Input Operation

For single-ended operation, the non-inverting inputs of the ADC122S706 can be driven with a signal that has a maximum to minimum value range that is equal to or less than twice the reference voltage. The inverting inputs should be biased at a stable voltage that is halfway between these maximum and minimum values. In order to utilize the entire dynamic range of the ADC122S706, the reference voltage is limited at  $\rm V_A/2$ . This allows the non-inverting inputs the maximum swing range of ground to  $\rm V_A$ . Figure 9 shows the ADC122S706 being driven by a full-scale single-ended source.



FIGURE 9. Single-Ended Input

Since the design of the ADC122S706 is optimized for a differential input, the performance degrades slightly when driven with a single-ended input. Linearity characteristics such as INL and DNL typically degrade by 0.1 LSB and dynamic characteristics such as SINAD typically degrades by 2 dB. Note that single-ended operation should only be used if the performance degradation (compared with differential operation) is acceptable.

#### 2.3 Input Common Mode Voltage

The allowable input common mode voltage ( $V_{CM}$ ) range depends upon the supply and reference voltages used for the ADC122S706. The ranges of  $V_{CM}$  are depicted in *Figure 10* and *Figure 11*. Equations for calculating the minimum and maximum common mode voltages for differential and single-ended operation are shown in *Table 1*.



FIGURE 10. V<sub>CM</sub> range for Differential Input operation



FIGURE 11. V<sub>CM</sub> range for single-ended operation

TABLE 1. Allowable V<sub>CM</sub> Range

| Input Signal | Minimum V <sub>CM</sub> | Maximum V <sub>CM</sub>               |
|--------------|-------------------------|---------------------------------------|
| Differential | V <sub>REF</sub> / 2    | V <sub>A</sub> – V <sub>REF</sub> / 2 |
| Single-Ended | V <sub>REF</sub>        | V <sub>A</sub> – V <sub>REF</sub>     |

#### 3.0 SERIAL DIGITAL INTERFACE

The ADC122S706 communicates via a synchronous serial interface as shown in the Timing Diagram section.  $\overline{\text{CS}}$ , chip select, initiates conversions and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of the serial data.  $D_{\text{OUTA}}$  and  $D_{\text{OUTB}}$  are the serial data output pins, where the conversion results of Channel A and Channel B are sent as serial data streams, MSB first

A serial frame is initiated on the falling edge of  $\overline{CS}$  and ends on the rising edge of  $\overline{CS}$ . The ADC122S706's data output pins are in a high impedance state when  $\overline{CS}$  is high and are active when  $\overline{CS}$  is low; thus  $\overline{CS}$  acts as an output enable. A timing diagram for a single conversion is shown in *Figure 1*.

During the first three cycles of SCLK, the ADC122S706 is in acquisition mode ( $t_{\rm ACQ}$ ), tracking the input voltage. For the next twelve SCLK cycles ( $t_{\rm CONV}$ ), the conversion is accomplished and the data is clocked out. SCLK falling edges one through four clock out leading zeros while falling edges five through sixteen clock out the conversion result, MSB first. If there is more than one conversion in a frame (continuous conversion mode), the ADC122S706 will re-enter acquisition mode on the falling edge of SCLK after the N\*16th rising edge of SCLK and re-enter the conversion mode on the N\*16+4th falling edge of SCLK as shown in *Figure 3*. "N" is an integer value.

The ADC122S706 can enter acquisition mode under three different conditions. The first condition involves  $\overline{\text{CS}}$  going low (asserted) with SCLK high. In this case, the ADC122S706 enters acquisition mode on the first falling edge of SCLK after  $\overline{\text{CS}}$  is asserted. In the second condition,  $\overline{\text{CS}}$  goes low with SCLK low. Under this condition, the ADC122S706 automatically enters acquisition mode and the falling edge of  $\overline{\text{CS}}$  is seen as the first falling edge of SCLK. In the third condition,  $\overline{\text{CS}}$  and SCLK go low simultaneously and the ADC122S706 enters acquisition mode. While there is no timing restriction with respect to the falling edges of  $\overline{\text{CS}}$  and the falling edge of SCLK, see *Figure 6* for setup and hold time requirements for the falling edge of  $\overline{\text{CS}}$  with respect to the rising edge of SCLK.

#### 3.1 CS Input

The  $\overline{\text{CS}}$  (chip select bar) is an active low input that is TTL and CMOS compatible. The ADC122S706 is in conversion mode when  $\overline{\text{CS}}$  is low and power-down mode when  $\overline{\text{CS}}$  is high. As a result,  $\overline{\text{CS}}$  frames the conversion window. The falling edge of  $\overline{\text{CS}}$  marks the beginning of a conversion and the rising edge of  $\overline{\text{CS}}$  marks the end of a conversion window. Multiple conversions can occur within a given conversion frame with each conversion requiring sixteen SCLK cycles. This is referred to as continuous conversion mode and is shown in *Figure 3* of the Timing Diagram section.

Proper operation requires that the fall of  $\overline{\text{CS}}$  not occur simultaneously with a rising edge of SCLK. If the fall of  $\overline{\text{CS}}$  occurs during the rising edge of SCLK, the data might be clocked out one bit early. Whether or not the data is clocked out early depends upon how close the  $\overline{\text{CS}}$  transition is to the SCLK transition, the device temperature, and characteristics of the individual device. To ensure that the MSB is always clocked out at a given time (the 5th falling edge of SCLK), it is essential that the fall of  $\overline{\text{CS}}$  always meet the timing requirement specified in the Timing Specification table.

#### 3.2 SCLK Input

The SCLK (serial clock) serves two purposes in the AD-C122S706. It is used by the ADC as the conversion clock and it is used as the serial clock to output the conversion results. This SCLK input is CMOS compatible. Internal settling time requirements limit the maximum clock frequency while internal capacitor leakage limits the minimum clock frequency. The ADC122S706 offers guaranteed performance with the clock rates indicated in the electrical table.

#### 3.3 Data Output(s)

The ADC122S706 enables system designers two options for receiving converted data from the ADC122S706. Data can be received from separate data output pins (D<sub>OUTA</sub> and D<sub>OUTB</sub>) or from a single data output line. These options are controlled by the digital input pin DUAL. With the DUAL pin set to a logic high level, the dual high-speed serial outputs are enabled. Channel A's conversion result is outputted on  $D_{\text{OUTA}}$  while Channel B's conversion result is outputted on D<sub>OUTB</sub>. With the DUAL pin set to a logic low level, the conversion result of Channel A and Channel B is outputted on DOUTA, with the result of Channel A being outputted before the result of Channel B. The D<sub>OUTB</sub> pin is in a high impedance state during this condition. See Figure 1 and Figure 2 in the Timing Diagram section for more details on DUAL and SINGLE DOUT mode. The output data format of the ADC122S706 is two's complement, as shown in Table 2. This table indicates the ideal output code for the given input voltage and does not include the effects of offset, gain error, linearity errors, or noise. Each data bit is output on the falling edge of SCLK.

TABLE 2. Ideal Output Code vs. Input Voltage

| Analog Input<br>(+IN) – (–IN) | 2's<br>Complement<br>Binary Output | 2's<br>Comp.<br>Hex Code | 2's<br>Comp.<br>Dec Code |
|-------------------------------|------------------------------------|--------------------------|--------------------------|
| V <sub>REF</sub> – 1.5 LSB    | 0111 1111 1111                     | 7FF                      | 2047                     |
| + 0.5 LSB                     | 0000 0000 0001                     | 001                      | 1                        |
| - 0.5 LSB                     | 0000 0000 0000                     | 000                      | 0                        |
| 0V – 1.5 LSB                  | 1111 1111 1111                     | FFF                      | -1                       |
| -V <sub>REF</sub> + 0.5 LSB   | 1000 0000 0000                     | 800                      | -2048                    |

While data is output on the falling edges of SCLK, receiving systems have the option of capturing the data on the subsequent rising or falling edge of SCLK. The maximum specification for  $t_{\rm DA}$  (D\_{\rm OUT} access time after an SCLK falling edge) is provided for two power supply ranges. If the system is operating at the maximum clock frequency of 16MHz and a  $V_{\rm D}$  supply voltage of 3V, it would be necessary for the receiver to capture data on the subsequent falling edge of SCLK in order to guarantee performance over the entire temperature range. Operating at a  $V_{\rm D}$  supply voltage of 5V or an SCLK frequency less than 10MHz allows data to be captured on either edge of SCLK. If a receiving system is going to capture data on the subsequent falling edge of SCLK, it is important to make sure that the minimum hold time after an SCLK falling edge ( $t_{\rm DH}$ ) is acceptable. See Figure 5 for  $D_{\rm OUT}$  hold and access times.

 $D_{OUT}$  is enabled on the falling edge of  $\overline{CS}$  and disabled on the rising edge of  $\overline{CS}$ . If  $\overline{CS}$  is raised prior to the 16th falling edge of SCLK, the current conversion is aborted and  $D_{OUT}$  will go into its high impedance state. A new conversion will begin when  $\overline{CS}$  is taken LOW.

## **Applications Information**

#### **OPERATING CONDITIONS**

We recommend that the following conditions be observed for operation of the ADC122S706:

 $\begin{array}{l} -40^{\circ}\mathrm{C} \leq \mathrm{T_A} \leq +105^{\circ}\mathrm{C} \\ +4.5\mathrm{V} \leq \mathrm{V_A} \leq +5.5\mathrm{V} \\ +2.7\mathrm{V} \leq \mathrm{V_D} \leq \mathrm{V_A} \\ 1\mathrm{V} \leq \mathrm{V_{REF}} \leq \mathrm{V_A} \\ 8\;\mathrm{MHz} \leq \mathrm{f_{SCLK}} \leq 16\;\mathrm{MHz} \\ \mathrm{V_{CM}} \cdot \mathrm{See} \; \mathrm{Section} \; 2.3 \end{array}$ 

#### **4.0 POWER CONSUMPTION**

The architecture, design, and fabrication process allow the ADC122S706 to operate at conversion rates up to 1 MSPS while consuming very little power. The ADC122S706 consumes the least amount of power while operating in power down mode. For applications where power consumption is critical, the ADC122S706 should be operated in power down mode as often as the application will tolerate. To further reduce power consumption, stop the SCLK while  $\overline{\text{CS}}$  is high.

#### 4.1 Short Cycling

Short cycling refers to the process of halting a conversion after the last needed bit is outputted. Short cycling can be used to lower the power consumption in those applications that do not need a full 12-bit resolution, or where an analog signal is being monitored until some condition occurs. For example, it may not be necessary to use the full 12-bit resolution of the ADC122S706 as long as the signal being monitored is within certain limits. In some circumstances, the conversion could be terminated after the first few bits. This will lower power consumption in the converter since the ADC122S706 spends more time in power down mode and less time in the conversion mode.

Short cycling is accomplished by pulling  $\overline{CS}$  high after the last required bit is received from the ADC122S706 output. This is possible because the ADC122S706 places the latest converted data bit on  $D_{OUT}$  as it is generated. If only 8-bits of the conversion result are needed, for example, the conversion can be terminated by pulling  $\overline{CS}$  high after the 8th bit has been clocked out.

#### 4.2 Burst Mode Operation

Normal operation of the ADC122S706 requires the SCLK frequency to be sixteen times the sample rate and the  $\overline{\text{CS}}$  rate to be the same as the sample rate. However, in order to minimize power consumption in applications requiring sample rates below 500 kSPS, the ADC122S706 should be run with an SCLK frequency of 16 MHz and a  $\overline{\text{CS}}$  rate as slow as the system requires. When this is accomplished, the ADC122S706 is operating in burst mode. The ADC122S706 enters into power down mode at the end of each conversion, minimizing power consumption. This causes the converter to spend the longest possible time in power down mode. Since power consumption scales directly with conversion rate, minimizing power consumption requires determining the lowest conversion rate that will satisfy the requirements of the system.

#### 4.3 Single DOUT mode

With the DUAL pin connected to a logic low level, the ADC122S706 is operating in single DOUT mode. In single DOUT mode, the conversion result of Channel A and Channel B are both output on D<sub>OUTA</sub> (see *Figure 2*). Operating in this mode causes the maximum conversion rate to be reduced to 500k-SPS while operating with an SCLK frequency of 16MHz. This is a result of the conversion window changing from 16 clock cycles to 32 clock cycles to receive the conversion result of Channel A and Channel B. Since the conversion of Channel A and Channel B are still performed simultaneously, the ADC122S706 still enters a power down state on the 16th falling edge of SCLK. The increased time spent in power down mode causes the power consumption of the ADC122S706 to reduce nearly by a factor of two. See the Power Supply Characteristics Table for more details.

## 5.0 POWER SUPPLY CONSIDERATIONS AND PCB LAYOUT

For best performance, care should be taken with the physical layout of the printed circuit board. This is especially true with a low reference voltage or when the conversion rate is high. At high clock rates there is less time for settling, so it is important that any noise settles out before the conversion begins.

#### 5.1 Analog and Digital Power Supplies

Any ADC architecture is sensitive to spikes on the power supply, reference, and ground pins. These spikes may originate from switching power supplies, digital logic, high power devices, and other sources. Power to the ADC122S706 should be clean and well bypassed. A 0.1  $\mu F$  ceramic bypass capacitor and a 1  $\mu F$  to 10  $\mu F$  capacitor should be used to bypass the ADC122S706 supply, with the 0.1  $\mu F$  capacitor placed as close to the ADC122S706 package as possible.

Since the ADC122S706 has both an analog and a digital supply pin, the user has three options. The first option is to tie the analog and digital supply pins together and power them with the same power supply. This is the most cost effective way of powering the ADC122S706 but it is also the least ideal. As stated previously, noise from the digital supply pin can couple into the analog supply pin and adversely affect performance. The other two options involve the user powering the analog and digital supply pins with separate supply voltages. These supply voltages can have the same amplitude or they can be different. The only design constraint is that the digital supply voltage be less than the analog supply voltage. This is not

usually a problem since many applications prefer a digital interface of 3V while operating the analog section of the AD-C122S706 at 5V. Operating the digital supply pin at 3V as apposed to 5V offers two advantages. It lowers the power consumption of the ADC122S706 and it decreases the noise created by charging and discharging the capacitance of the digital interface pins.

#### 5.2 Voltage Reference

The reference source must have a low output impedance and needs to be bypassed with a minimum capacitor value of 0.1  $\mu$ F. A larger capacitor value of 1  $\mu$ F to 10  $\mu$ F placed in parallel with the 0.1  $\mu$ F is preferred. While the ADC122S706 draws very little current from the reference on average, there are higher instantaneous current spikes at the reference input.

The reference input of the ADC122S706, like all A/D converters, does not reject noise or voltage variations. Keep this in mind if the reference voltage is derived from the power supply. Any noise and/or ripple from the supply that is not rejected by the external reference circuitry will appear in the digital results. The use of an active reference source is recommended. The LM4040 and LM4050 shunt reference families and the LM4132 and LM4140 series reference families are excellent choices for a reference source.

#### 5.3 PCB Layout

Capacitive coupling between the noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry and the clock line as short as possible. Digital circuits create substantial supply and ground current transients. The logic noise generated could have significant impact upon system noise performance. To avoid performance degradation of the ADC122S706 due to supply noise, avoid using the same supply for the VA and VREF of the ADC122S706 that is used for digital circuity on the board.

Generally, analog and digital lines should cross each other at 90° to avoid crosstalk. However, to maximize accuracy in high resolution systems, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from ALL other lines, including other digital lines. In addition, the clock line should also be treated as a transmission line and be properly terminated. The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any external component (e.g., a filter capacitor) connected between the converter's input pins and ground or to the reference input pin and ground should be connected to a very clean point in the ground plane.

A single, uniform ground plane and the use of split power planes are recommended. The power planes should be located within the same board layer. All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed over the analog power plane. All digital circuitry and I/O lines should be placed over the digital power plane. Furthermore, the GND pin on the ADC122S706 and all the components in the reference circuitry and input signal chain that are connected to ground should be connected to the ground plane at a quiet point. Avoid connecting these points too close to the ground point of a microprocessor, microcontroller, digital signal processor, or other high power digital device.

#### 6.0 APPLICATION CIRCUITS

The following figures are examples of the ADC122S706 in typical application circuits. These circuits are basic and will generally require modification for specific circumstances.

#### 6.1 Data Acquisition

Figure 12 shows a basic low cost, low power data acquisition circuit. The analog and digital supply pins are powered by the system +5V supply and the 2.5V reference voltage is generated by the LM4040-2.5 shunt reference.



FIGURE 12. Low cost, low power Data Acquisition System

#### **6.2 Current Sensing Application**

Figure 13 shows an example of interfacing a pair of current transducers to the ADC122S706. The current transducers convert an input current into a voltage that is converted by the ADC. Since the output voltage of the current transducers are single-ended and centered around a common-mode voltage of 2.5V, the ADC122S706 is configured with the output of the transducer driving the non-inverting inputs and the commonmode output voltage of the transducer driving the inverting input. The output of the transducer has an output range of ±2V around the common-mode voltage of 2.5V. As a result, a series reference voltage of 2.0V is connected to the AD-C122S706. This will allow all of the codes of the ADC122S706 to be available for the application. This configuration of the ADC122S706 is referred to as a single-ended application of a differential ADC. All of the elements in the application are conveniently powered by the same +5V power supply, keeping circuit complexity and cost to a minimum.



FIGURE 13. Interfacing the ADC122S706 to a Current Transducer

#### 6.3 Bridge Sensor Application

Figure 14 shows an example of interfacing the ADC122S706 to a pair of bridge sensors. The application assumes that the bridge sensors require buffering and amplification to fully utilize the dynamic range of the ADC and thus optimize the performance of the entire signal path. The amplification stage for each ADC input consists of a pair of opamps from the LMP7704. The amplification stage offers the benefit of high input impedance and potentially high amplification. On the

other hand, it offers no common-mode rejection of noise coming from the bridge sensors. The application circuit assumes the bridge sensors are powered from the same +5V power supply voltage as the analog supply pin on the ADC122S706. This has the benefit of providing the ideal common-mode input voltage for the ADC122S706 while keeping design complexity and cost to a minimum. The LM4132-4.1, a 4.1V series reference, is used as the reference voltage in the application.



FIGURE 14. Interfacing the ADC122S706 to Bridge Sensors

## Physical Dimensions inches (millimeters) unless otherwise noted



14-Lead TSSOP Order Number ADC122S706CIMM NS Package Number MTC14

## **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Pr                             | oducts                       | Design Support          |                                |  |
|--------------------------------|------------------------------|-------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH                 | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | Analog University       | www.national.com/AU            |  |
| Clock Conditioners             | www.national.com/timing      | App Notes               | www.national.com/appnotes      |  |
| Data Converters                | www.national.com/adc         | Distributors            | www.national.com/contacts      |  |
| Displays                       | www.national.com/displays    | Green Compliance        | www.national.com/quality/green |  |
| Ethernet                       | www.national.com/ethernet    | Packaging               | www.national.com/packaging     |  |
| Interface                      | www.national.com/interface   | Quality and Reliability | www.national.com/quality       |  |
| LVDS                           | www.national.com/lvds        | Reference Designs       | www.national.com/refdesigns    |  |
| Power Management               | www.national.com/power       | Feedback                | www.national.com/feedback      |  |
| Switching Regulators           | www.national.com/switchers   |                         |                                |  |
| LDOs                           | www.national.com/ldo         |                         |                                |  |
| LED Lighting                   | www.national.com/led         |                         |                                |  |
| PowerWise                      | www.national.com/powerwise   |                         |                                |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         |                         |                                |  |
| Temperature Sensors            | www.national.com/tempsensors |                         |                                |  |
| Wireless (PLL/VCO)             | www.national.com/wireless    |                         |                                |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560